Differences between revisions 15 and 16
Revision 15 as of 2005-05-11 06:33:22
Size: 1432
Editor: ChunLinZhang
Comment:
Revision 16 as of 2005-05-11 06:35:10
Size: 1494
Editor: ChunLinZhang
Comment:
Deletions are marked like this. Additions are marked like this.
Line 25: Line 25:
 * [http://shera-ccserver/vqwiki/jsp/index.jsp wiki in java]

个人主页 TableOfContents 纪录一些自己经常访问的网站

个人兴趣

我是一个芯片验证工程师,在日常工作中,python是我最重要的scripting language。现在我还用python的MyHDL package来搭建testbench, it works well。我的兴趣范围还包括SystemC,SystemVerilog,testbench automation,coverage driven verification等,希望能和IC design领域的同行多多交流。

现在的项目

项目概述

建立一个嵌入式控制器芯片(SoC)的功能验证环境。这个芯片有embedded java processor,采用wishbone总线结构。

验证策略

constraint random

coverage driven

assertion based

EDA软件环境

  • Simulator采用Cadence的IUS54
  • Debugger采用Novas的Debussy 5.4v7。
  • Code Coverage analysis采用Cadence的Incisive Coverage Tool, 其实说白了就是hdlscore。

同时这个项目里面还采用了assertion based verification 技术,用PSL作为assertion language,并且利用其中的cover来统计control based functional coverage。

技术类

from myhdl import *

{zh} [email protected] :) drawing:mytest MonthCalendar


CategoryHomepage

Nicran (last edited 2009-12-25 07:09:28 by localhost)